Große Auswahl an günstigen Büchern
Schnelle Lieferung per Post und DHL

Design of Magnitude Comparator Using Reversible Logic Gates

Design of Magnitude Comparator Using Reversible Logic Gatesvon Saranya Karunamurthi Sie sparen 15% des UVP sparen 15%
Über Design of Magnitude Comparator Using Reversible Logic Gates

A need for low power ICs arises to keep the power density of ICs within tolerable limits. While the power dissipation increases linearly with advanced version processors, the power density also increases exponentially, because of the ever-shrinking size of the integrated circuits. Reversible logic is emerging as an important research area in the recent years due to its ability to reduce power dissipation, which is the main requirement in low power digital design.In our proposed method reversible comparator based on CMOS logic circuit is designed using reversible gates. In this design we try to reduce optimization parameters like number of constant inputs, garbage outputs, and quantum cost. The experimental results obtained for implementation in CADENCE EDA 180nm technology shows the considerable reduction in terms of Power Delay Product in comparison with the comparator designed in conventional.

Mehr anzeigen
  • Sprache:
  • Englisch
  • ISBN:
  • 9783659796067
  • Einband:
  • Taschenbuch
  • Seitenzahl:
  • 60
  • Veröffentlicht:
  • 7. September 2018
  • Abmessungen:
  • 150x4x220 mm.
  • Gewicht:
  • 107 g.
  Versandkostenfrei
  Versandfertig in 1-2 Wochen.

Beschreibung von Design of Magnitude Comparator Using Reversible Logic Gates

A need for low power ICs arises to keep the power density of ICs within tolerable limits. While the power dissipation increases linearly with advanced version processors, the power density also increases exponentially, because of the ever-shrinking size of the integrated circuits. Reversible logic is emerging as an important research area in the recent years due to its ability to reduce power dissipation, which is the main requirement in low power digital design.In our proposed method reversible comparator based on CMOS logic circuit is designed using reversible gates. In this design we try to reduce optimization parameters like number of constant inputs, garbage outputs, and quantum cost. The experimental results obtained for implementation in CADENCE EDA 180nm technology shows the considerable reduction in terms of Power Delay Product in comparison with the comparator designed in conventional.

Kund*innenbewertungen von Design of Magnitude Comparator Using Reversible Logic Gates



Ähnliche Bücher finden
Das Buch Design of Magnitude Comparator Using Reversible Logic Gates ist in den folgenden Kategorien erhältlich:

Willkommen bei den Tales Buchfreunden und -freundinnen

Jetzt zum Newsletter anmelden und tolle Angebote und Anregungen für Ihre nächste Lektüre erhalten.