Große Auswahl an günstigen Büchern
Schnelle Lieferung per Post und DHL

Power-Constrained Testing of VLSI Circuits

Über Power-Constrained Testing of VLSI Circuits

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density. Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Mehr anzeigen
  • Sprache:
  • Englisch
  • ISBN:
  • 9781441953155
  • Einband:
  • Taschenbuch
  • Seitenzahl:
  • 192
  • Veröffentlicht:
  • 9. Dezember 2010
  • Abmessungen:
  • 155x11x235 mm.
  • Gewicht:
  • 300 g.
  Versandkostenfrei
  Versandfertig in 1-2 Wochen.

Beschreibung von Power-Constrained Testing of VLSI Circuits

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.
Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Kund*innenbewertungen von Power-Constrained Testing of VLSI Circuits



Ähnliche Bücher finden
Das Buch Power-Constrained Testing of VLSI Circuits ist in den folgenden Kategorien erhältlich:

Willkommen bei den Tales Buchfreunden und -freundinnen

Jetzt zum Newsletter anmelden und tolle Angebote und Anregungen für Ihre nächste Lektüre erhalten.